# Intro. to Computer Architecture

# Daniel Page

Department of Computer Science, University Of Bristol, Merchant Venturers Building, Woodland Road, Bristol, BS8 1UB. UK. (csdsp@bristol.ac.uk)

January 9, 2018

Keep in mind there are *two* PDFs available (of which this is the latter):

- 1. a PDF of examinable material used as lecture slides, and
- 2. a PDF of non-examinable, extra material:
  - the associated notes page may be pre-populated with extra, written explaination of material covered in lecture(s), plus
  - anything with a "grey'ed out" header/footer represents extra material which is useful and/or interesting but out of scope (and hence not covered).

| Notes: | 7 |
|--------|---|
| Notes: |   |

Notes:

# COMS12200 lecture: week #3

▶ Question: what does this organisation of MOSFET transistors *do*?





# COMS12200 lecture: week #3

▶ Question: what does this organisation of MOSFET transistors *do*?



### Answer:

- Connect x to  $V_{ss}$ :
- 1. the top P-MOSFET will be connected,
- 2. the bottom N-MOSFET will be disconnected,
- 3. r will be connected to  $V_{dd}$ .
- Connect x to  $V_{dd}$ :
- the top P-MOSFET will be disconnected,
   the bottom N-MOSFET will be connected,
- 3. r will be connected to  $V_{ss}$ .

i.e., this matches the behaviour of NOT: it's an **inverter**.

University of BRISTOL



| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

# COMS12200 lecture: week #3

▶ Question: what does this organisation of MOSFET transistors *do*?



http://zeptobars.com/en/read/CD4049-cmos-inverter-metal-gate

© Daniel Page (csdsp@bristol.ac.uk

tit # 3b6f641 @ 2018-01-09



# COMS12200 lecture: week #3

▶ Question: what does this organisation of MOSFET transistors *do*?







# COMS12200 lecture: week #3

▶ Question: what does this organisation of MOSFET transistors *do*?



- ▶ Bad news: designing complex functionality using transistors alone is difficult, since transistors are *too* low-level.
- ► Good news: we can organise various types of simple functionality into (reusable) high*er*-level **logic gates**.

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



# Logic Gates (1)

Hang on! This sounds very familiar if we

- 1. form a
  - ▶ **pull-up network** of P-MOSFET transistors connected to *V*<sub>dd</sub>,
  - ▶ pull-down network of N-MOSFET transistors connected to V<sub>ss</sub>,
- 2. assume power rails are everywhere, and relabel

$$V_{ss} = 0V \simeq GND \models 0$$
  
 $V_{dd} = 5V \models 1$ 

and

3. describe the operation of each logic gate using a truth table, e.g.,

| N | JOT |  |
|---|-----|--|
| x | r   |  |
| 0 | 1   |  |
| 1 | 0   |  |

| N | NAND |   |  |  |  |
|---|------|---|--|--|--|
| x | у    | r |  |  |  |
| 0 | 0    | 1 |  |  |  |
| 0 | 1    | 1 |  |  |  |
| 1 | 0    | 1 |  |  |  |
| 1 | 1    | 0 |  |  |  |

| I | NOF | { |
|---|-----|---|
| х | y   | r |
| 0 | 0   | 1 |
| 0 | 1   | 0 |
| 1 | 0   | 0 |
| 1 | 1   | 0 |
|   |     |   |



| tes: |  |  |
|------|--|--|



# Logic Gates (2) A NAND gate



- Connect both x and y to  $V_{ss}$ :
- 1. both top P-MOSFETs will be connected,
- 2. both bottom N-MOSFETS will be disconnected,
- 3. r will be connected to  $V_{dd}$ .
- ▶ Connect x to  $V_{dd}$  and y to  $V_{ss}$ :
- 1. the right-most P-MOSFET will be connected,
- 2. the upper-most N-MOSFET will be disconnected,
- 3. r will be connected to  $V_{dd}$ .
- ▶ Connect x to  $V_{ss}$  and y to  $V_{dd}$ :
- 1. the left-most P-MOSFET will be connected,
- 2. the lower-most N-MOSFET will be disconnected,
- 3. r will be connected to  $V_{dd}$ .
- Connect both x and y to  $V_{dd}$ :
- 1. both top P-MOSFETs will be disconnected,
- 2. both bottom N-MOSFETS will be connected,
- 3. r will be connected to  $V_{ss}$ .

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09

University of BRISTOL

# Logic Gates (3) A NOR gate



- Connect both x and y to  $V_{ss}$ :
- 1. both top P-MOSFETs will be connected,
- 2. both bottom N-MOSFETS will be disconnected,
- 3. r will be connected to  $V_{dd}$ .
- ► Connect x to  $V_{dd}$  and y to  $V_{ss}$ :
- 1. the upper-most P-MOSFET will be disconnected,
- 2. the left-most N-MOSFET will be connected,
- 3. r will be connected to  $V_{ss}$ .
- Connect x to  $V_{ss}$  and y to  $V_{dd}$ :
- 1. the lower-most P-MOSFET will be disconnected,
- 2. the right-most N-MOSFET will be connected,
- 3. r will be connected to  $V_{ss}$ .
- Connect both x and y to  $V_{dd}$ :
- 1. both top P-MOSFETs will be disconnected,
- 2. both bottom N-MOSFETS will be connected,
- 3. r will be connected to  $V_{ss}$ .





Logic Gates (4)

# Definition $r \text{ is } x \qquad \equiv \qquad r = x \qquad \equiv \qquad x - - r$ $r \text{ is NOT } x \qquad \equiv \qquad r = \neg x \qquad \equiv \qquad x - - r$ $r \text{ is } x \text{ NAND } y \qquad \equiv \qquad r = x \land y \qquad \equiv \qquad y - - r$ $r \text{ is } x \text{ NOR } y \qquad \equiv \qquad r = x \lor y \qquad \equiv \qquad y - - r$ $r \text{ is } x \text{ AND } y \qquad \equiv \qquad r = x \land y \qquad \equiv \qquad y - - r$ $r \text{ is } x \text{ OR } y \qquad \equiv \qquad r = x \lor y \qquad \equiv \qquad y - - r$ $r \text{ is } x \text{ XOR } y \qquad \equiv \qquad r = x \oplus y \qquad \equiv \qquad y - - r$

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-0



Physical Limitations (1) Delay

## Definition

Within some combinatorial logic, two classes of **delay** (which is often described as **propagation delay**, with a hint toward delay of signals more generally) dictate the time between change to some input and corresponding change (if any) in an output: these are

- wire delay, which relates to the time taken for current to move through the conductive wire from one point to another, and
- gate delay, which relates to the time taken for transistors in each gate to switch between connected and unconnected states.

The latter is typically larger than the former, and both relate to the associated implementations: the latter relates to properties of the transistors used, the former to properties of the wire (e.g., conductivity, length, and so on).

### Definition

The **critical path** through some combinatorial logic is the longest sequential sequence of delays (so wire and/or gate delays) between the inputs and outputs.



| 100.5 |
|-------|
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |

# Physical Limitations (2) Delay

► Consider behaviour of the MOSFET-based NOT gate





st.

- the left-hand side illustrates an idealised, square response, whereas
   the left-hand side illustrates a (more) realistic, curved response.

University of BRISTOL

# Physical Limitations (3) Delay

# Circuit



# Example

Consider setting x = 0 and y = 1; the circuit computes

but this is a *static* view of computation in the sense that we assume all signals eventually just propagate through the circuit.

| Notes: |   |
|--------|---|
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        |   |
|        | - |

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

# Physical Limitations (4) Delay

# Example

Including gate delay gives a dynamic view computation; imagine the delay of

- 1. a NOT gate is 10ns,
- 2. an AND gate is 20ns, and
- 3. an OR gate is 20ns

and then flip x = 0, y = 1 to x = 1, y = 1:



Note that

- 1. the circuit takes some time matching the **critical path** (i.e, 50ns through a NOT, an AND and an OR gate) to settle into the right state, and as a result
- 2. at some points in time, the output doesn't match the inputs.

© Daniel Page (csdsp@bristol.ac.ul Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



# Physical Limitations (5) 3-state Logic

- ▶ It is attractive to use 3-state logic, introducing an "extra" pseudo-value, i.e.,
- 1. 0 represents false,
- 2. 1 represents **true**, and
- 3. Z represents high impedance.
- ► Think of high impedance as being the null value; the idea is to allow a wire to be "disconnected" per



| E | NABI         | E |
|---|--------------|---|
| x | en           | r |
| 0 | 0            | Z |
| 1 | 0            | Z |
| Z | 0            | Z |
| 0 | 1            | 0 |
| 1 | 1            | 1 |
| Z | 1            | Z |
| 0 | Z            | Z |
| 1 | Z            | Z |
| Z | $\mathbf{Z}$ | Z |

st. the Enable gate is really just a switch.

Daniel Page (csdsp@bristol.ac.ul



| fotes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| fotes: |  |
|        |  |
|        |  |

# Physical Limitations (6) Fan-in and Fan-out

# Definition

Consider a given logic gate:

- ▶ The term fan-in is used to describe the number of inputs to a given gate.
- ▶ The term **fan-out** is used to describe the number of inputs (so in a rough sense the number of *other* gates) the output of a given gate is connected to.







## Conclusions

# ► Take away points:

- 1. We've now got logic gates where it's clear
  - what their behavioural properties are since they relate directly to transistors, and
  - what their functional properties are since they relate directly to Boolean algebra,

i.e., there is no "magic" going on behind the scenes.

- 2. The tough bit is the design and optimisation challenge; that is, how do we now design something to
  - ightharpoonup match some specification, e.g., "implement some function f", and
  - match some design goals, e.g., "use less than X gates (or Y transistors)" or "ensure a delay less than Zns".



# **Additional Reading**

- ▶ Wikipedia: Logic gate. url: http://en.wikipedia.org/wiki/Logic\_gate.
- D. Page. "Chapter 2: Basics of digital logic". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009.
- R.J. Smith and R.C. Dorf. "Chapter 13: Logic elements". In: Circuits, Devices and Systems. 5th ed. John Wiley, 1992.
- ▶ W. Stallings. "Chapter 11: Digital logic". In: Computer Organisation and Architecture. 9th ed. Prentice-Hall, 2013.
- A.S. Tanenbaum and T. Austin. "Section 3.1: Gates and Boolean algebra". In: Structured Computer Organisation. 6th ed. Prentice-Hall, 2012.
- A.S. Tanenbaum and T. Austin. "Section 3.2.1: Integrated circuits". In: Structured Computer Organisation. 6th ed. Prentice-Hall, 2012.

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



University of BRISTOL

### References

- [1] Wikipedia: Logic gate. URL: http://en.wikipedia.org/wiki/Logic\_gate (see p. 37).
- [2] D. Page. "Chapter 2: Basics of digital logic". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009 (see p. 37).
- [3] R.J. Smith and R.C. Dorf. "Chapter 13: Logic elements". In: Circuits, Devices and Systems. 5th ed. John Wiley, 1992 (see p. 37).
- [4] W. Stallings. "Chapter 11: Digital logic". In: Computer Organisation and Architecture. 9th ed. Prentice-Hall, 2013 (see p. 37).
- [5] A.S. Tanenbaum and T. Austin. "Section 3.1: Gates and Boolean algebra". In: Structured Computer Organisation. 6th ed. Prentice-Hall, 2012 (see p. 37).
- [6] A.S. Tanenbaum and T. Austin. "Section 3.2.1: Integrated circuits". In: Structured Computer Organisation. 6th ed. Prentice-Hall, 2012 (see p. 37).

| Notes:  |  |   |
|---------|--|---|
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  | _ |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  | _ |
| Notes:  |  |   |
| 1101001 |  |   |
| 1000    |  |   |
| 1000    |  |   |
| . Vocas |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |
|         |  |   |